# THIS DOCUMENT IS FOR MAINTENANCE PURPOSES ONLY AND IS NOT RECOMMENDED FOR NEW DESIGNS DS3008-2.0 # ZN429E8/ZN429D LOW COST 8-BIT D-A CONVERTER The ZN429 is a monolithic 8-bit D-A converter containing an R-2R ladder network of diffused resistors with precision bipolar switches. #### **FEATURES** - Linearity Error ±<sup>1</sup>/<sub>2</sub> LSB - Single +5V Supply - Low Power Consumption 25mW Typical - Settling Time 1 Microsecond Typical - TTL and 5V CMOS Compatible - Designed for Low Cost Applications ## **ABSOLUTE MAXIMUM RATINGS** | Supply voltage, V <sub>CC</sub> | +7.0V | |-------------------------------------------------|-----------------| | Max. voltage, logic and V <sub>REF</sub> inputs | +5.5V | | Storage temperature range | -55°C to +125°C | ## ORDERING INFORMATION | Ambient operating temperature | -40°C to +85°C | |-------------------------------|----------------| | Package, ZN429D | MP14 | | Package, ZN429E8 | DP14 | Fig.1 Pin connections (not to scale) - top view ## **ELECTRICAL CHARACTERISTICS** (at T<sub>amb</sub> = 25°C and V<sub>CC</sub> = +5V unless otherwise specified) | Parameter | Symbol | Min. | Тур. | Max. | Units | Conditions | |-----------------------------------------|-----------------|-------|-------|-------|--------|----------------------------------------------| | Converter<br>Resolution | | 8 | - | - | bits | | | Accuracy | | 8 | - | - | bits | | | Non-linearity | | - | - | ±0.5 | LSB | | | Differential non-linearity | | - | ±0.5 | - | LSB | Note 1 | | Settling time to 0.5LSB | | - | 1.0 | - | μs | 1 LSB step | | Settling time to 0.5LSB | | - | 2.0 | - | μs | All bits ON to OFF or OFF to ON | | Offset voltage ZN429E8, ZN429D | Vos | - | 3.0 | 5.0 | mV | All bits OFF | | V <sub>OS</sub> temperature coefficient | | - | 5 | - | μV/°C | | | Full-scale output | | 2.545 | 2.550 | 2.555 | V | All bits ON<br>Ext. V <sub>REF</sub> = 2.56V | | Full-scale temp. coefficient | | - | 3 | - | ppm/°C | Ext. V <sub>REF</sub> = 2.560V | | Non-linearity temp. coefficient | | - | 7.5 | - | ppm/°C | Relative to F.S.R. | | Analog output resistance | R <sub>O</sub> | - | 10 | - | kΩ | | | External reference voltage | | 0 | - | 3.0 | V | | | Supply voltage | V <sub>CC</sub> | 4.5 | - | 5.5 | V | | | Supply current | I <sub>S</sub> | - | 5 | 9 | mA | | | High level input voltage | V <sub>IH</sub> | 2.0 | - | - | V | | | Low level input voltage | V <sub>IL</sub> | - | - | 0.7 | V | | | High level input current | I <sub>IH</sub> | - | - | 10 | μΑ | $V_{CC} = max.$ $V_{I} = 2.4V$ | | | | - | - | 100 | μΑ | $V_{CC} = max.$ $V_{I} = 5.5V$ | | Low level input current | I <sub>IL</sub> | - | - | -0.18 | mA | $V_{CC} = max.$ $V_{I} = 0.3V$ | NOTE 1: Monotonic over full temperature range. #### INTRODUCTION The ZN429 is an 8-bit D-A converter. It contains an advanced design of R-2R ladder network and an array of precision bipolar switches on a single monolithic chip. The special design of the ladder network results in full 8-bit accuracy using normal diffused resistors. The converter is of the voltage switching type and uses an R-2R resistor ladder network as shown in Fig.3. Each 2R element is connected either to 0V or $V_{REF}$ by transistor switches specially designed for low offset voltage (typically 1mV). Binary weighted voltages are produced at the output of the R-2R ladder, the value depending on the digital number applied to the bit inputs. An external fixed or varying reference is required which should have a slope resistance less than $2\Omega$ . Suggested external reference sources are the ZN404 or one of the ZN458 range. Each ZN404 is capable of supplying up to five ZN429 circuits and this is increased to ten for the ZN458 range. Fig.3 The R-2R ladder network #### **APPLICATIONS** ## (1) Unipolar D-A Converter The nominal output range of the ZN429 is 0 to $V_{REF\ IN}$ through a $10\Omega$ resistance. Other output ranges can readily be obtained by using an external amplifier. The resulting full-scale range is given by $$V_{OUT FS} = (1 + \frac{R1}{R2}) V_{REF IN} = G.V_{REF IN}$$ The impedance at the inverting input is R1//R2 and for low drift with temperature this parallel combination should be equal to the ladder resistance (10k $\Omega$ ). The required nominal values of R1 and R2 are given by R1 = $$10Gk\Omega$$ and R<sub>2</sub> = $10G/(G-1)k\Omega$ . Using these relationships a table of nominal resistance values for $R_1$ and $R_2$ can be constructed for $V_{REF\ IN}$ = 2.5V. | Output Range | G | R <sub>1</sub> | R <sub>2</sub> | |--------------|---|----------------|----------------| | +5V | 2 | 20kΩ | 20kΩ | | +10V | 4 | 40kΩ | 13.33kΩ | For gain setting $R_1$ is adjusted about its nominal value. Practical circuit realisations (including amplifier stabilising components) for +5 and +10V output ranges are given in Fig.5. Settling time for a major transition is 2.5 $\mu s$ typical. Fig.4 Unipolar operation - basic circuit Fig.5 Unipolar operation - component values ## UNIPOLAR ADJUSTMENT PROCEDURE - (i) Set all bits to OFF (LOW) and adjust zero until $V_{OUT} = 0.0000V$ . - (ii) Set all bits ON (HIGH) and adjust gain until $V_{OUT} = FS 1LSB$ . # **UNIPOLAR SETTING UP POINTS** | Output Range, +FS | LSB | FS - 1LSB | |-------------------|---------|-----------| | +5V | 19.5 mV | 4.9805V | | +10V | 39.1mV | 9.9609V | # **UNIPOLAR LOGIC CODING** | Input Code | Analog Output | |--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (Binary) | (Nominal Value) | | 1111111<br>11111110<br>11000000<br>10000001<br>1000000 | FS - 1LSB<br>FS - 2 LSB<br>3/ <sub>4</sub> FS<br>1/ <sub>2</sub> FS + 1LSB<br>1/ <sub>2</sub> FS<br>1/ <sub>2</sub> FS - 1LSB<br>1/ <sub>4</sub> FS<br>1LSB<br>0 | # (2) Bipolar D-A Converter For bipolar operation the output from the ZN429 is offset by half full-scale by connecting a resistor R3 between $V_{REF}$ IN and the inverting input of the buffer amplifier (Fig.6). When the digital input of the ZN429 is zero the analog output is zero and the amplifier output should be -full-scale. An input of all ones to the D-A will give a ZN429 output of $\mathfrak Q$ VREF IN and the amplifier output required is +full-scale. Also, to match the ladder resistance the parallel combination of R1, R2 and R3 should be $10k\Omega$ . The nominal values of $\ensuremath{R_1}, \ensuremath{R_2}$ and $\ensuremath{R_3}$ which meet these conditions are given by $R1 = 20Gk\Omega$ , $R2 = 20G/(G-1)k\Omega$ and $R3 = 20k\Omega$ . where the resultant output range is $\pm G.V_{REF\ IN}$ . Assuming that $V_{REF\ IN}$ = 2.5V the nominal values of resistors for $\pm 5$ and $\pm 10V$ output ranges are given in the following table: | Output Range | G | R <sub>1</sub> | R <sub>2</sub> | R <sub>3</sub> | |--------------|---|----------------|----------------|----------------| | ±5V | 2 | 40kΩ | 40kΩ | 20kΩ | | ±10V | 4 | 80kΩ | 26.67kΩ | 20kΩ | Minus full scale (0FFSET) is set by adjusting R1 about its nominal value relative to R3. Plus full-scale (GAIN) is set by adjusting R2 relative to R1. Settling time for a major transistion is 2.5µs typical. Fig.6 Bipolar operation - basic circuit # **BIPOLAR ADJUSTMENT PROCEDURE** - (i) Set all bits to OFF (LOW) and adjust OFFSETuntil the amplifier output reads -FULL-SCALE. - (ii) Set all bits ON (HIGH) and adjust gain until the amplifier reads +(FULL-SCALE 1LSB). # **BIPOLAR SETTING UP POINTS** | Input Range,<br>± FS | LSB | -FS | +(FS -<br>1LSB) | |----------------------|---------|-----------|-----------------| | ±5V | 39.1 mV | -5.0000V | +4.9609V | | ±10V | 78.1mV | -10.0000V | 9.9219V | $1LSB = \frac{2FS}{256}$ # **BIPOLAR LOGIC CODING** | Input Code<br>(Offset Binary) | Analog Output<br>(Nominal Value) | |-------------------------------|----------------------------------| | 11111111 | +(FS - 1LSB) | | 11111110 | +(FS - 2 LSB) | | 11000000 | +1/ <sub>2</sub> FS | | 1000001 | + 1LSB | | 1000000 | 0 | | 0111111 | -1 LSB | | 01000000 | - <sup>1</sup> / <sub>2</sub> FS | | 0000001 | -(FS - 1LSB) | | 00000000 | -FS | Fig.7 Bipolar operation - component values # HEADQUARTERS OPERATIONS GEC PLESSEY SEMICONDUCTORS Cheney Manor, Swindon, Wiltshire, United Kingdom. SN2 2QW Tel: (01793) 518000 Fax: (01793) 518411 #### GEC PLESSEY SEMICONDUCTORS P.O. Box 660017, 1500 Green Hills Road, Scotts Valley, California 95067-0017, United States of America. Tel (408) 438 2900 Fax: (408) 438 5576 # CUSTOMER SERVICE CENTRES - FRANCE & BENELUX Les Ulis Cedex Tel: (1) 64 46 23 45 Fax: (1) 64 46 06 07 - GERMANY Munich Tel: (089) 3609 06-0 Fax: (089) 3609 06-55 - ITALY Milan Tel: (02) 66040867 Fax: (02)66040993 - JAPAN Tokyo Tel: (03) 5276-5501 Fax: (03) 5276-5510 - NORTH AMERICA Scotts Valley, USA Tel: (408) 438 2900 Fax: (408) 438 7023 - SOUTH EAST ASIA Singapore Tel: (65) 3827708 Fax: (65) 3828872 - SWEDEN Stockholm Tel: 46 8 702 97 70 Fax: 46 8 640 47 36 - TAIWAN, ROC Taipei Tel: 886 2 5461260 Fax: 886 2 7190260 - UK, EIRE, DENMARK, FINLAND & NORWAY Swindon Tel: (01793) 518510 Fax: (01793) 518582 These are supported by Agents and Distributors in major countries world-wide. © GEC Plessey Semiconductors 1994 Publication No. DS3008 Issue No. 2.0 May 1994 TECHNICAL DOCUMENTATION - NOT FOR RESALE. PRINTED IN UNITED KINGDOM